Discuss the working of NAND gate with the help of circuit diagram and touth table

The NAND gate is the universal gate. It means all the basic gates such as AND, OR, and NOT gates are can be constructed using a NAND gate. The NAND gate is the combination of the NOT-AND gate.

The output state of the NAND gate will be low only when all the inputs are high. Simply, this gate returns the complement result of the AND gate.

The logic or Boolean enpression for the NAND gate is the complement of logical multiplication of inputs denoted by a single dot on

(A.B) = Y

The value of Y will be tome when any one of the input is set to O.

Types of Digital Logic AND Grate

The NAND gate is also classified into three types based on the inputs it takes. These one the jullously types of AND gate:

The 2-input NANO Grate

This is the simple formation of the NAND gate. In this type of NAND gate, there are only two input values and an output values.

There are 22=4 possible combinations of inputs.

Logic Design

2- Input "AND" gate plus a "NOT" gate

/ 2 - Input NAND gate.

| Input |   | Output |  |
|-------|---|--------|--|
| A     | B | y      |  |
| 0     |   | 1      |  |
| 0     | 1 | 1      |  |
| 1     |   | 1      |  |
| 1 1   | 1 | 0      |  |

The 3-input NAND Grate

The 3-input NAND gate has three inputs

The Boolean empression of the Logic NAD. NAND get is defined as the binary operation dot (.).

The NAND gale can be cascaded together to form any number of individual inputs.

There are 23=8 possible combinations of inputs.

Logic Design



## Touth Table

| Input |   |   | budeno |  |
|-------|---|---|--------|--|
| AI    | B | C | y      |  |
| 0     | 0 | 0 | 1      |  |
| 0     | 0 | 1 | 1      |  |
|       |   | 0 | 1      |  |
|       |   |   | 1      |  |
|       | n |   | 1      |  |
| 1     | 0 |   | 1      |  |
|       | D | 0 | 1      |  |
| 1     | 1 | 1 | i ō    |  |

The Multi-Input NAND Gale

Form n-input NAND gate, IF the number of inputs required is odd, any "unused" input can be held high by directly connecting it to the former supply using high "suitable" pull-up resistors. There is Jollowing emporession of the 4-input NAND gate.

Y = ((A.B). (C.D))





5

AND gate using NAND gate

OR gate wing NAND gate

A+B = [(A+B)]' Involution law = [(A+B)]' De-Horgan's law A+B = [(A+B)']' Idempotency law



NOT gale using NAND gale

NOT A TON

A'

(A.A)'=(A)'

[...(A.B)'=A')